# HEX D FLIP-FLOP - EDGE-TRIGGERED D-TYPE INPUTS - BUFFERERD-POSITIVE EDGE TRIGGERED CLOCK - ASYNCHRONOUS COMMON RESET - INPUT CLAMP DIODES LIMIT HIGH SPEED TERMINATION EFFECTS - FULLY TTL AND CMOS COMPATIBLE #### DESCRIPTION The LSTTL/MSI T74LS174 is a high speed Hex D Flip-Flop. The device is used primarily as a 6-bit edge-triggered storage register. The information on the D inputs is transferred to storage during the LOW to HIGH clock transition. The device has a Master Reset to simultaneously clear all plip-flops. The LS174 is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all TTL families #### PIN CONNECTION (top view) ## LOGIC SYMBOL AND LOGIC DIAGRAM ## **TRUTH TABLE** | inputs (t = n, MR = H) | Outputs (t = n + 1) Note 1 | | | |------------------------|----------------------------|--|--| | D | Q | | | | Н | Н | | | | L | L | | | Note 1: t = n + 1 indicates conditions after next clock. ## **PIN NAMES** | D <sub>0</sub> -D <sub>5</sub> | Data Input | |--------------------------------|--------------------------------------| | CP | Clock (Active HIGH Going-Edge) Input | | MR | Master Reset (Active LOW) Input | | Q <sub>0</sub> -Q <sub>5</sub> | Outputs | ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------|-----------------------------------|-------------|------| | Vcc | Supply Voltage | – 0.5 to 7 | ٧ | | VI | Input Voltage, Applied to Input | - 0.5 to 15 | ٧ | | Vo | Output Voltage, Applied to Output | - 0.5 to 10 | V | | I <sub>1</sub> | Input Current, Into Inputs | – 30 to 5 | mA | | Io | Output Current, Into Outputs | 50 | mA | Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **GUARANTEED OPERATING RANGE** | Part Numbers | Supply Voltage | | | Temperature | |--------------|----------------|-------|--------|-----------------| | rait Numbers | Min. | Тур. | Max. | Temperature | | T74LS174XX | 4.75 V | 5.0 V | 5.25 V | 0 °C to + 70 °C | XX = package type SGS-THOMSON WINDOWS IN THE PROPERTY OF PRO ## **FUNCTIONAL DESCRIPTION** The LS174 consist of six edge-triggered D flip-flops with individual D inputs and Q outputs. The Clock (CP) and Master Reset (MR) are common to all flip-flops. Each D input's state is transferred to corresponding flip-flop'ss output following the LOW to HIGH Clock (CP) transition. A LOW input to Master Reset (MR) will force all outputs LOW independent of Clock or Data inputs. The LS174 is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements. #### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE | Symbol | Parameter | Limits | | | Test Condition | | Unit | |-----------------|---------------------------------------|--------|----------|-----------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------| | Зушьог | Parameter | Min. | Typ. (*) | Max. | (note 1) | | Offic | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | Guaranteed Input HIGH Voltage for All Input | | ٧ | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | Guaranteed Input LOW Voltage for All Input | | ٧ | | V <sub>CD</sub> | Input Clamp Diode Voltage | | - 0.65 | - 1.5 | V <sub>CC</sub> = MIN, I <sub>IN</sub> | = -18 mA | ٧ | | V <sub>OH</sub> | Output HIGH Voltage | 2.7 | 3.4 | | V <sub>CC</sub> = MIN, I <sub>OH</sub> = - 400 μA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> per Truth Table | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | | 0.25 | 0.4 | I <sub>OL</sub> = 4.0 mA | | ٧ | | | | | 0.35 | 0.5 | I <sub>OL</sub> = 8.0 mA | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>per Truth Table | ٧ | | I <sub>IH</sub> | Input HIGH Current | , | | 20<br>0.1 | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V<br>V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V | | μA<br>mA | | կլ | Input LOW Current | | | - 0.36 | $V_{CC} = MAX$ , $V_{IN} = 0.4 V$ | | mA | | los | Output Short Circuit Current (note 2) | - 20 | | - 100 | V <sub>CC</sub> = MAX, V <sub>OUT</sub> = 0 V | | mA | | lcc | Power Supply Current | | 16 | 26 | V <sub>CC</sub> = MAX | | mA | Notes: 1. Conditions for testing, not shown in the Table, are chosen to guarantee operation under "worst case" conditions 2. Not more than one output should be shorted at a time. (\*) Typical values are at $V_{CC} = 5.0 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . # AC CHARACTERISTICS: TA = 25 °C | Symbol | Parameter | Limits | | | Test Conditions | | Units | |--------------------------------------|----------------------------------------|--------|----------|----------|-----------------|------------------------------------------------------|-------| | | | Min. | Тур. | Max. | | | Units | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Clock to Outputs | | 20<br>21 | 30<br>30 | Figures 1 | | пѕ | | t <sub>PLH</sub> | Propagation Delay,<br>MR to Outputs | | 23 | 35 | Figures 2 | $V_{CC} = 5.0 \text{ V}$ $C_L \approx 15 \text{ pF}$ | ns | | f <sub>MAX</sub> | Maximum Input Clock<br>Frequency | 30 | 40 | | Figures 1 | | MHz | # AC SET-UP REQUIREMENTS: TA = 25 °C | Cumbal | Parameter | Limits | | | Test Conditions | Units | |------------------|-------------------------------------------|--------|------|------|------------------|--------| | Symbol | Falameter | Min. | Тур. | Max. | Test Collditions | Ullits | | twCP | Clock Pulse Width | 20 | | | Figure 1 | ns | | ts | Set-Up Time, Data to Clock | 20 | | | Figure 1 | ns | | th | Hold Time. Data to Clock<br>(HIGH or LOW) | 5 | | | Figure 1 | ns | | t <sub>rec</sub> | Recovery Time for MR | 25 | | | Figure 2 | ns | | tw(MR) | Minimum MR Pulse Width | 20 | | | Figure 2 | ns | #### **DEFINITION OF TERMS:** SET-UP TIME (ts): is defined as the minimum time required for the corret logic level to be present at the logic input prior the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th): is defined as the minimum time following the clock transition from LOW to HIGH at which the logiclevel must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be relased prior to the clock transitio from LOW to HIGH and still be recognized. RECOVERY TIME (t<sub>rec</sub>): is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs. #### **AC WAVEFORMS** Figure 1: Clock to Output Delays, Clock Pulse Width, Frequency Set-up and Hold Times Data to Clock <sup>\*</sup> The shaded areas indicate when the input is permitted to chang for predictable output performance Figure 2: Master Reset to Output Delay. Master Reset Pulse Width and Master Reset Recovery Time